Verification Techniques for System-Level Design
-5 %

Verification Techniques for System-Level Design

 Buch
Besorgungstitel | Lieferzeit:3-5 Tage I

Unser bisheriger Preis:ORGPRICE: 94,50 €

Jetzt 89,98 €*

Alle Preise inkl. MwSt. | zzgl. Versand
ISBN-13:
9780123706164
Einband:
Buch
Erscheinungsdatum:
01.11.2007
Seiten:
240
Autor:
Masahiro Fujita
Gewicht:
667 g
Format:
235x194x22 mm
Serie:
Morgan Kaufmann Series in Syst
Sprache:
Englisch
Beschreibung:

This book will explain how to verify SoC (Systems on Chip) logic designs using "formal and "semiformal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in "functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been gaining popularity.

For higher design productivity, it is essential to debug designs as early as possible, which this book facilitates. This book covers all aspects of high-level formal and semiformal verification techniques for system level designs.

. First book that covers all aspects of formal and semiformal, high-level (higher than RTL) design verification targeting SoC designs.
. Formal verification of high-level designs (RTL or higher).
. Verification techniques are discussed with associated system-level design methodology. This book will explain how to verify SoC (Systems on Chip) logic designs using "formal and "semiformal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in "functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been gaining popularity.

For higher design productivity, it is essential to debug designs as early as possible, which this book facilitates. This book covers all aspects of high-level formal and semiformal verification techniques for system level designs.

. First book that covers all aspects of formal and semiformal, high-level (higher than RTL) design verification targeting SoC designs.
. Formal verification of high-level designs (RTL or higher).
. Verification techniques are discussed with associated system-level design methodology.